Sr. SerDes Characterization and Validation Engineer (Silicon Engineering) Join to apply for the Sr. SerDes Characterization and Validation Engineer (Silicon Engineering) role at SpaceX
Continue with Google Continue with Google
Sr. SerDes Characterization and Validation Engineer (Silicon Engineering) 2 weeks ago Be among the first 25 applicants
Join to apply for the Sr. SerDes Characterization and Validation Engineer (Silicon Engineering) role at SpaceX
Get AI-powered advice on this job and more exclusive features.
Sign in to access AI-powered advices Continue with Google Continue with Google
Continue with Google Continue with Google
Continue with Google Continue with Google
Continue with Google Continue with Google
Continue with Google Continue with Google
Continue with Google Continue with Google
SpaceX was founded under the belief that a future where humanity is out exploring the stars is fundamentally more exciting than one where we are not. Today SpaceX is actively developing the technologies to make this possible, with the ultimate goal of enabling human life on Mars.
Take the next step in your career now, scroll down to read the full role description and make your application.
SR. SERDES CHARACTERIZATION AND VALIDATION ENGINEER (SILICON ENGINEERING)
At SpaceX we’re leveraging our experience in building rockets and spacecraft to deploy Starlink, the world’s most advanced broadband internet system. Starlink is the world’s largest satellite constellation and is providing fast, reliable internet to millions of users worldwide. We design, build, test, and operate all parts of the system – thousands of satellites, consumer receivers that allow users to connect within minutes of unboxing, and the software that brings it all together. We’ve only begun to scratch the surface of Starlink’s potential global impact and are looking for best-in-class engineers to help maximize Starlink’s utility for communities and businesses around the globe.
We are seeking a motivated, proactive, and intellectually curious engineer who will work alongside world-class cross-disciplinary teams (systems, firmware, architecture, design, validation, product engineering, ASIC implementation). In this role, you will be developing cutting-edge next-generation ASICs for deployment in space and ground infrastructures around the globe. These chips are enabling connectivity in places it has previously not been available, affordable or reliable. Your efforts will help deliver cutting-edge solutions that will expand the performance and capabilities of the Starlink network.
Responsibilities
Bring up, validate and characterize high speed SerDes blocks in new and existing silicon chips
Develop test methods to evaluate performance and calculate operating margins of high-speed serial interfaces (SerDes) across PVT and additional environmental conditions specific to space applications
Work closely with the ASIC design team to add/improve testability and define various loopback and test infrastructure logic to ensure adequate silicon test coverage
Work closely with electrical design team to review signal integrity, power integrity and radiated/conducted emissions concerns as well as propose design changes or operational workarounds
Evaluate new SerDes IP from internal and external IP providers and test for logical and electrical compatibility with existing chips and FPGAs
Write software routines (Python, C/C++) to bring up and validate the SerDes while working with the software cross functional team members to help integrate SerDes drivers in the software track
Basic Qualifications
Bachelor's degree in electrical engineering, computer engineering or computer science
5+ years of professional experience working on SerDes platforms
Preferred Skills And Experience
Advanced degree in electrical engineering, computer engineering, or computer science
Experience working with various high speed SerDes architectures (NRZ, PAM4) and protocols
Working knowledge of Serdes block, e.g. CTLE, DFE, FFE, CDR and PLLs, their characterization and debug.
Very good working knowledge of test and measurement equipment such as high-speed Oscillators, BERTs
Understanding of SerDes calibration, including how equalization parameters are chosen
Working knowledge of SerDes Signal Integrity eye diagrams, Bathtub Curves, etc.
Working experience with ethernet, PCIe and other high-speed protocol layers is a definite plus
Ability to study and analyze internal and external resources to lead SerDes IP selections and discussions
Experience writing comprehensive test reports covering test boundary conditions and test results
Strong debugging and problem-solving skills
Additional Requirements
Must be willing to work extended hours and weekends as needed
Compensation And Benefits
Pay range:
ASIC/FPGA Engineer/Senior: $160,000.00 - $220,000.00/per year
Your actual level and base salary will be determined on a case-by-case basis and may vary based on the following considerations: job-related knowledge and skills, education, and experience.
Base salary is just one part of your total rewards package at SpaceX. You may also be eligible for long-term incentives, in the form of company stock, stock options, or long-term cash awards, as well as potential discretionary bonuses and the ability to purchase additional stock at a discount through an Employee Stock Purchase Plan. You will also receive access to comprehensive medical, vision, and dental coverage, access to a 401(k) retirement plan, short & long-term disability insurance, life insurance, paid parental leave, and various other discounts and perks. You may also accrue 3 weeks of paid vacation & will be eligible for 10 or more paid holidays per year. Exempt employees are eligible for 5 days of sick leave per year.
Itar Requirements
To conform to U.S. Government export regulations, applicant must be a (i) U.S. citizen or national, (ii) U.S. lawful, permanent resident (aka green card holder), (iii) Refugee under 8 U.S.C.
1157, or (iv) Asylee under 8 U.S.C.
1158, or be eligible to obtain the required authorizations from the U.S. Department of State. Learn more about the ITAR here.
SpaceX is an Equal Opportunity Employer; employment with SpaceX is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.
Applicants wishing to view a copy of SpaceX’s Affirmative Action Plan for veterans and individuals with disabilities, or applicants requiring reasonable accommodation to the application/interview process should reach out to EEOCompliance@spacex.com.Seniority level Seniority levelMid-Senior level
Employment type Employment typeFull-time
Job function Job functionQuality Assurance
IndustriesAviation and Aerospace Component Manufacturing
Referrals increase your chances of interviewing at SpaceX by 2x
Sign in to set job alerts for “Senior Validation Engineer” roles. Continue with Google Continue with Google
Continue with Google Continue with Google
Senior Quality Engineer (SSO Division - Location: Irvine, CA)Senior Quality Engineer, Risk Management & Product Risk Assessment Irvine, CA $93,000 - $120,000 2 months ago
Irvine, CA $190,000 - $258,100 2 weeks ago
Engineering Manager - Emissions and OBD ValidationSENIOR - PRINCIPAL ENGINEER, HYDROGEOLOGIST, OR SCIENTIST (GROUNDWATER QUALITY focus) Irvine, CA
$135,100.00
-
$168,900.00
2 weeks ago
Collibra Administrator - Data Governance (Programmer Sr) Orange, CA
$99,902.00
-
$159,843.00
2 weeks ago
Senior SWE – Front End – Budget Specialization Irvine, CA
$124,900.00
-
$228,900.00
1 week ago
Senior Software Engineer II, Audio - Unannounced Game Newport Beach, CA
$70,000.00
-
$110,000.00
10 months ago
Costa Mesa, CA
$120,000.00
-
$180,000.00
1 day ago
Irvine, CA
$101,167.00
-
$126,459.00
9 hours ago
Santa Ana, CA
$103,093.00
-
$134,204.00
1 day ago
Irvine, CA
$86,600.00
-
$164,500.00
2 weeks ago
Santa Ana, CA
$66,560.00
-
$97,000.00
1 day ago
We’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI.
#J-18808-Ljbffr